Web Analytics
Part Datasheet Search > Logic ICs > 74HC573 Datasheet PDF
Images are for reference

74HC573 Datasheet PDF

Part Series:
74HC573 Series
Category:
Logic ICs
Description:
IC LATCH OCTAL D 3STATE 20SOIC
Updated Time: 2023/01/13 01:27:10 (UTC + 8)

74HC573 Datasheet PDF Logic ICs

26 Pages
NXP
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP T/R
26 Pages
NXP
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP Tube
26 Pages
NXP
Latch Transparent 3-ST 8CH D-Type 20Pin SSOP T/R
26 Pages
NXP
Latch Transparent 3-ST 8CH D-Type 20Pin TSSOP Bulk
24 Pages
Nexperia
IC TRANSP LATCH OCTAL D 20SOIC
23 Pages
Nexperia
IC LATCH OCTAL D 3STATE 20SOIC
23 Pages
Nexperia
IC TRANSP LATCH OCTAL D 20TSSOP
23 Pages
Nexperia
IC OCTAL D TRANSP LATCH 20DHVQFN
22 Pages
NXP
Latch Transparent 3-ST 8CH D-Type 20Pin PDIP Bulk
22 Pages
NXP
74HC Series 6V SMT 3-State Octal D-Type Transparent Latch - SOIC-20
21 Pages
NXP
NXP 74HC573D,653 Latch, HC Family, 74HC573, D Type Transparent, Tri State, 14ns, 35mA, SOIC
21 Pages
Toshiba
Latch Transparent 3-ST 8CH D-Type 20Pin SOIC
21 Pages
Nexperia
IC OCTAL D TRANSP LATCH 20-SSOP
21 Pages
Philips
Latch Transparent 3-ST 8CH D-Type 20Pin PDIP
21 Pages
Nexperia
IC LATCH TRANSP OCT D 20TSSOP
12 Pages
NXP
NXP 74HC573N Latch, 74HC573, D Type Transparent, Tri State Non Inverted, 14ns, 7.8mA, DIP

74HC573D,653 Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Number of Pins
20 Pin
Supply Voltage (DC)
2.00V (min)
Capacitance
3.5 pF
Case/Package
SOIC-20
show more

74HC573D,653 Function Overview

The 74HC573D is an octal transparent D Latch pin compatible with low-power Schottky TTL (LSTTL). It features separate D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A LE input and an OE\ input are common to all latches. When LE is high, data at the Dn inputs enter the latches. In this condition, the latch is transparent, i.e. a latch output changes state each time its corresponding D input changes. When LE is low the latches store the information that was present at the D-inputs a set-up time preceding the high-to-low transition of LE. When OE\ is low, the contents of the 8 latches are available at the outputs. When OE\ is high, the outputs go to the high-impedance OFF-state. Operation of the OE\ input does not affect the state of the latch.
Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
Useful as input or output port for microprocessors and microcomputers
3-state Non-inverting outputs for bus-oriented applications
Common 3-state output enable input
CMOS Input level
Complies with JEDEC standard No. 7A
show more
Part Datasheet PDF Search
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.

Relate Parts