Web Analytics
Part Datasheet Search > - > SN74HC165 Datasheet PDF
Images are for reference

SN74HC165 Datasheet PDF

Part Series:
SN74HC165 Series
Category:
-
Description:
8Bit Parallel-Load Shift Registers
Updated Time: 2023/01/13 02:11:19 (UTC + 8)

SN74HC165 Datasheet PDF -

33 Pages
TI
Shift Register, 74HC165, Parallel to Serial, Serial to Serial, 1Element, 8Bit, TSSOP, 16Pins
33 Pages
TI
8Bit Parallel-Load Shift Registers 16-TSSOP -40℃ to 125℃
33 Pages
TI
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin SOP T/R
33 Pages
TI
8Bit Parallel-Load Shift Registers 16-SOIC -40℃ to 125℃
33 Pages
TI
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin SSOP T/R
33 Pages
TI
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin TSSOP T/R
33 Pages
TI
8Bit Parallel-Load Shift Registers 16-TSSOP -40℃ to 125℃
33 Pages
TI
8Bit Parallel-Load Shift Registers 16-SOIC -40℃ to 125℃
33 Pages
TI
8Bit Parallel-Load Shift Registers 16-SOIC -40℃ to 125℃
33 Pages
TI
8Bit Parallel-Load Shift Registers 16-SOIC -40℃ to 125℃
33 Pages
TI
TEXAS INSTRUMENTS SN74HC165DE4 Shift Register, HC Family, 74HC165, Parallel to Serial, 1Element, 8Bit, SOIC, 16Pins
33 Pages
TI
8Bit Parallel-Load Shift Registers
31 Pages
TI
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin TSSOP T/R
30 Pages
TI
TEXAS INSTRUMENTS SN74HC165QPWREP Shift Register, HC Family, Parallel to Serial, Serial to Serial, 1Element, TSSOP, 16Pins, 2V
24 Pages
TI
Automotive Catalog 8Bit Parallel-Load Shift Registers 16-SOIC -40℃ to 125℃
24 Pages
TI
Automotive Catalog 8Bit Parallel-Load Shift Registers 16-TSSOP -40℃ to 125℃

SN74HC165 Specifications

TYPE
DESCRIPTION
Case/Package
SO-16
show more

SN74HC165 Function Overview

The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit (CLK INH) function and a complementary serial (QH) output.
Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. While SH/LD is low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH, or serial (SER) inputs.
Wide Operating Voltage Range of 2 V to 6 V
Outputs Can Drive Up to 10 LSTTL Loads
Low Power Consumption, 80-µA Maximum ICC
Typical tpd = 13 ns
±4-mA Output Drive at 5 V
Low Input Current of 1 µA Maximum
Complementary Outputs
Direct Overriding Load (Data) Inputs
Gated Clock Inputs
Parallel-to-Serial Data Conversion
On Products Compliant to MIL-PRF-38535,
All Parameters Are Tested Unless Otherwise
Noted. On All Other Products, Production
Processing Does Not Necessarily Include Testing
of All Parameters.
show more
Part Datasheet PDF Search
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.

Relate Parts