Web Analytics
Part Datasheet Search > Logic ICs > 74HC165 Datasheet PDF
Images are for reference

74HC165 Datasheet PDF

Part Series:
74HC165 Series
Category:
Logic ICs
Description:
IC SHIFT REGST 8Bit PI-SO 16SOIC
Updated Time: 2023/01/13 01:21:38 (UTC + 8)

74HC165 Datasheet PDF Logic ICs

23 Pages
Nexperia
Shift Register, HC Family, 74HC165, Parallel to Serial, 1Element, 8Bit, SOIC, 16Pins
23 Pages
Nexperia
IC SHIFT REGISTER 8Bit 16TSSOP
23 Pages
NXP
74HC Series 5V 8Bit Parallel-In/Serial Out Shift Register - DHVQFN-16
23 Pages
NXP
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin SSOP T/R
22 Pages
NXP
IC HC/UH SERIES, 8Bit RIGHT PARALLEL IN SERIAL OUT SHIFT REGISTER, COMPLEMENTARY OUTPUT, PDSO16, 3.9MM, PLASTIC, MS-012, SOT-109-1, SOP-16, Shift Register
22 Pages
Toshiba
IC 8Bit SHIFT REGISTER 16SOIC
22 Pages
Nexperia
IC 8Bit SHIFT REGISTER 16-DHVQFN
22 Pages
NXP
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin PDIP Bulk
22 Pages
NXP
NXP 74HC165N Shift Register, 74HC165, Parallel to Serial, 1Element, 8Bit, DIP, 16Pins
22 Pages
Nexperia
IC SHIFT REGST 8Bit PI-SO 16SOIC
22 Pages
NXP
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin TSSOP Tube
22 Pages
Nexperia
IC 8Bit SHIFT REGISTER 16-TSSOP
22 Pages
NXP
Shift Register Single 8Bit Serial/Parallel to Serial 16Pin TSSOP Bulk
22 Pages
NXP
74HC Series 6V 8Bit Parallel-In/Serial Out Shift Register - SOIC-16
22 Pages
NXP
74HC(T)165 - 8Bit parallel-in/serial-out shift register SSOP1 16Pin
21 Pages
NXP
NXP 74HC165D-Q100,118 Shift Register, HC Family, High-Speed CMOS, 74HC165, Parallel to Serial, 1Element, 8Bit, SOIC

74HC165D,653 Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Number of Pins
16 Pin
Capacitance
3.5 pF
Case/Package
SOIC-16
Number of Outputs
1 Output
show more

74HC165D,653 Function Overview

The 74HC165D is a 8-bit serial or parallel-in/serial-out Shift Register features a serial data input (DS), eight parallel data inputs (D0 to D7) and two complementary serial outputs (Q7 and Q7\\). When the parallel load input (PL\\) is low the data from D0 to D7 is loaded into the shift register asynchronously. When PL\ is high data enters the register serially at DS. When the clock enable input (CE\\) is low data is shifted on the low-to-high transitions of the CP input. A high on CE\ will disable the CP input. Inputs include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Asynchronous 8-bit parallel load
Synchronous serial input
CMOS Input level
Complies with JEDEC standard No. 7A
show more
Part Datasheet PDF Search
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.

Relate Parts