Part Datasheet Search > TI > XIO2000 Datasheet PDF


$ 0
XIO2000 Datasheet PDF - TI
Manufacturer:
TI
Description:
PCI Express to PCI Bus Translation Bridge 201-BGA MICROSTAR 0 to 70
Pictures:
3D Model
Symbol
Footprint
Pinout
Product Pictures
XIO2000 Datasheet PDF
AiEMA has not yet included the datasheet for XIO2000
If necessary, please send a supplementary document request to the administrator

XIO2000 Datasheet PDF (150 Pages)
XIO2000 Function Overview
●The XIO2000 is a single-function PCI Express to PCI translation bridge that is fully compliant to the _PCI Express to PCI/PCI-X Bridge Specification_, Revision 1.0. For downstream traffic, the bridge simultaneously supports up to eight posted and four nonposted transactions for each enabled virtual channel (VC). For upstream traffic, up to six posted and four nonposted transactions are simultaneously supported for each VC.
●The PCI Express interface is fully compliant to the _PCI Express Base Specification_, Revision 1.0a.
●The PCI Express interface supports a x1 link operating at full 250 MB/s packet throughput in each direction simultaneously. Two independent VCs are supported. The second VC is optimized for isochronous traffic types and quality-of-service (QoS) applications. Also, the bridge supports the advanced error reporting capability including extended CRC (ECRC) as defined in the _PCI Express Base Specification_. Supplemental firmware or software is required to fully utilize both of these features.
●Robust pipeline architecture is implemented to minimize system latency across the bridge. If parity errors are detected, then packet poisoning is supported for both upstream and downstream operations.
●The PCI local bus is fully compliant with the _PCI Local Bus Specification_ (Revision 2.3) and associated programming model. Also, the bridge supports the standard PCI-to-PCI bridge programming model.
●The PCI bus interface is 32-bit and can operate at either 33 MHz or 66 MHz. Also, the PCI interface provides fair arbitration and buffered clock outputs for up to 6 subordinate devices. The bridge has advanced VC arbitration and PCI port arbitration features for upstream traffic. When these arbitration features are fully utilized, bridge throughput performance may be tuned for a variety of complex applications.
●Power management (PM) features include active state link PM, PME mechanisms, the beacon and wake protocols, and all conventional PCI D-states. If the active state link PM is enabled, then the link automatically saves power when idle using the L0s and L1 states. PM active state NAK, PM PME, and PME-to-ACK messages are supported. Standard PCI bus power management features provide several low power modes, which enable the host system to further reduce power consumption.
●The bridge has additional capabilities including, but not limited to, serial IRQ with MSI messages, serial EEPROM, power override, clock run, and PCI bus LOCK\\. Also, eight general-purpose inputs and outputs (GPIOs) are provided for further system control and customization.
● Full x1 PCI Express Throughput
● Fully Compliant with _PCI Express to PCI/PCI-X Bridge Specification_, Revision 1.0
● Fully Compliant with _PCI Express Base Specification_, Revision 1.0a
● Fully Compliant with _PCI Local Bus Specification_, Revision 2.3
● Extended Virtual Channel (VC) Support Includes a Second VC for Quality-of-Service and Isochronous Applications
● PCI Express Advanced Error Reporting Capability Including ECRC Support
● Support for D1, D2, D3hot, and D3cold
● Active State Link Power Management Saves Power When Packet Activity on the PCI Express Link is Idle, Using Both L0s and L1 States
● Wake Event and Beacon Support
● Error Forwarding Including PCI Express Data Poisoning and PCI Bus Parity Errors
● Utilizes 100-MHz Differential PCI Express Common Reference Clock or 125-MHz Single-Ended, Reference Clock
● Robust Pipeline Architecture To Minimize Transaction Latency
● Full PCI Local Bus 66-MHz/32-Bit Throughput
● Support for Six Subordinate PCI Bus Masters with Internal Configurable, 2-Level Prioritization Scheme
● Advanced VC Arbitration Options Include VC1 Strict Priority, Hardware-Fixed Round-Robin, and 32-Phase, Weighted Round-Robin
● Advanced PCI Bus Port Arbitration Options Include 128-phase, Weighted Round-Robin Time-Based and 128-phase, Weighted Round-Robin Aggressive Time-Based
● Advanced PCI Isochronous Windows for Memory Space Mapping to a Specified Traffic Class
● Advanced PCI Express Message Signaled Interrupt Generation for Serial IRQ Interrupts from CardBus Applications
● External PCI Bus Arbiter Option
● PCI Bus LOCK\ Support
● Clock Run and Power Override Support
● Six Buffered PCI Clock Outputs (33 MHz or 66 MHz)
● PCI Bus Interface 3.3-V and 5.0-V (33 MHz only at 5.0 V) Tolerance Options
● Integrated AUX Power Switch Drains VAUX Power Only When Main Power Is Off
● Eight 3.3-V, Multifunction, General-Purpose I/O Terminals
● Memory-Mapped EEPROM Serial-Bus Controller Supporting PCI Express Power Budget/Limit Extensions for Add-In Cards
● Compact Footprint, 201-Ball, GZZ MicroStar BGA or Lead-Free 201-Ball, ZZZ MicroStar BGA
●MicroStar BGA is a trademark of Texas Instruments.
●Other trademarks are the property of their respective owners.
show more
Part Datasheet PDF Search
Example: STM32F103
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.
BOM Matching ToolUpload BOM File
Matching parts
Alternative parts
Warning risks
Computing costs
File format: *.xlsx, *.xls, *.csv
Online 3D Gerber ViewerUpload Gerber File
Modeling in 15s
Preview PCB
40 types of layers
Preflight Risk
Support standard RS-274X file, accept zip rar or 7z